資料介紹
Electronic designs have been growing rapidly in both device count and functionality.
This growth has been enabled by deep sub-micron fabrication technology,
and fueled by expanding consumer electronics, communications, and computing
markets. A major impact on the profitability of electronic designs is the
increasing productivity gap. That is, what can be designed is lagging behind
what the silicon is capable of delivering.
The main cause of this productivity gap is the cost of design verification.
Verification complexity grows faster than the design complexity, which in turn
grows exponentially, as Moore’s Law has successfully predicted. This leads to
the verification crisis, a phenomenon that has become ever so familiar in today’s
Electronic Design Automation (EDA) landscape.
There are several remedies, each coming from different aspects of the design
and verification process. The first is the movement to higher levels of abstraction,
especially the emerging Electronic System Level (ESL) model. The key
enablers include languages that capture system level behavior and facilitate
testbench automation for high level verification.
The second are the methodology changes, exemplified by assertion-based
verification, and testbench automation highlighted by constrained random simulation.
Both can find specialized constructs in, and are facilitated by, the ESL
modeling languages.
The third is the advance of technology at the foundation of all the changes.
Constrained random simulation, with robust constraint solving capability, is
key to any practical testbench automation tool. The same fundamental solving
techniques are also shared by formal verification tools in assertion-based
verification. The formal semantics for assertions, now entrenched in the ESL
languages, connect interface constraints used in constrained random simulation,
and properties monitored in both simulation and formal verification.
- 基于無監督空間一致性約束的心臟MRI分割 38次下載
- 基于剪輯元素屬性約束的商品視頻自動剪輯 7次下載
- 基于并行約束規劃的大數據平臺最大團識別算法 2次下載
- 基于時序計數的約束滿足問題雙向傳播方案 8次下載
- 一種對4/5G鄰區缺失問題核查方法資料下載
- 新規劃PCI核查工具資料下載
- PCB設計-設置布線約束條件 0次下載
- 一種帶有局部坐標約束的半監督概念分解算法 10次下載
- Xilinx的時序設計與約束資料詳細說明 34次下載
- FPGA時序約束的理論基礎知識說明 8次下載
- FPGA時序約束的常用指令與流程詳細說明 13次下載
- FPGA時序約束的6種方法詳細講解 8次下載
- 如何進行非完整的約束輪式移動機器人控制系統的設計 7次下載
- 基于約束的沖突檢測模型 1次下載
- 基于PDA 的公共故障核查系統的設計與實現
- FPGA物理約束之布局約束 1555次閱讀
- 物理約束實踐:I/O約束 1165次閱讀
- SystemVerilog的隨機約束方法 1821次閱讀
- 約束、時序分析的概念 841次閱讀
- XDC約束技巧之I/O篇(下) 1175次閱讀
- XDC約束技巧之I/O篇(上) 1408次閱讀
- 如何管理約束文件? 1462次閱讀
- 物理約束實踐:網表約束DONT_TOUCH 3409次閱讀
- 時鐘周期約束詳細介紹 3807次閱讀
- 詳解FPGA的時序input delay約束 4145次閱讀
- 新規劃PCI核查工具的使用方法和應用事例 3142次閱讀
- FPGA約束的詳細介紹 6733次閱讀
- FPGA時序約束簡介 1.4w次閱讀
- 添加時序約束的技巧分析 2608次閱讀
- ISE約束導入vivado總共分幾步 8910次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論