女人自慰AV免费观看内涵网,日韩国产剧情在线观看网址,神马电影网特片网,最新一级电影欧美,在线观看亚洲欧美日韩,黄色视频在线播放免费观看,ABO涨奶期羡澄,第一导航fulione,美女主播操b

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04826 超低抖動合成器和抖動消除器

數(shù)據(jù):

產品信息

描述 The LMK0482x family is the industry?s highest performance clock conditioner with JEDEC JESD204B support.The 14 clock outputs from PLL2 can be configured to drive seven JESD204B converters or other logic devices using device and SYSREF clocks. SYSREF can be provided using both DC and AC coupling. Not limited to JESD204B applications, each of the 14 outputs can be individually configured as high performance outputs for traditional clocking systems. The high performance combined with features like the ability to trade off between power or performance, dual VCOs, dynamic digital delay, holdover, and glitchless analog delay make the LMK0482x family ideal for providing flexible high performance clocking trees.特性JEDEC JESD204B Support Ultra-Low RMS Jitter 88 fs RMS Jitter (12 kHz to 20 MHz) 91 fs RMS Jitter (100 Hz to 20 MHz) ?162.5 dBc/Hz Noise Floor at 245.76 MHz Up to 14 Differential Device Clocks from PLL2 Up to 7 SYSREF Clocks Maximum Clock Output Frequency 3.1 GHz LVPECL, LVDS, HSDS, LCPECL Programmable Outputs from PLL2 Up to 1 Buffered VCXO/Crystal Output from PLL1 LVPECL, LVDS, 2xLVCMOS Programmable Dual Loop PLLatinum? PLL Architecture PLL1 Up to 3 Redundant Input Clocks Automatic and Manual Switch-Over Modes Hitless Switching and LOS Integrated Low-Noise Crystal Oscillator Circuit Holdover mode when Input Clocks are Lost PLL2 Normalized [1 Hz] PLL Noise Floor of ?227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Two Integrated Low-Noise VCOs 50% Duty Cycle Output Divides, 1 to 32 (even and odd) Precision Digital Delay, Dynamically Adjustable 25 ps Step Analog Delay Multi-mode: Dual PLL, single PLL, and Clock Distribution Industrial Temperature Range: ?40 to 85°C Supports 105°C PCB Temperature (Measured at Thermal Pad) 3.15-V to 3.45-V Operation Package: 64-pin QFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術文檔

數(shù)據(jù)手冊(1) 相關資料(1)
元器件購買 LMK04826 相關庫存