女人自慰AV免费观看内涵网,日韩国产剧情在线观看网址,神马电影网特片网,最新一级电影欧美,在线观看亚洲欧美日韩,黄色视频在线播放免费观看,ABO涨奶期羡澄,第一导航fulione,美女主播操b

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

TPS70345-EP 具有加電定序的增強(qiáng)型產(chǎn)品雙路輸出低壓降穩(wěn)壓器

數(shù)據(jù):

描述

The TPS70345 is designed to provide a complete power management solution for Texas Instruments DSP, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes this family ideal for any Texas Instruments DSP applications with power sequencing requirement. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset inputs, and enable function, provide a complete system solution.

The TPS70345 voltage regulator offers low dropout voltage and dual outputs with power up sequence control, which is designed primarily for DSP applications. This device has a low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 47 μF low ESR capacitors.

This device has a fixed output voltage 3.3 V/1.2 V. Regulator 1 can support up to 1 A, and regulator 2 can support up to 2 A. Separate voltage inputs allow the designer to configure the source power.

Because the PMOS pass element behaves as a low-value resistor, the dropout voltage is very low (typically 160 mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and independent of output loading (maximum of 250 μA over the full range of output current). This LDO family also features a sleep mode; applying a high signal to EN\ (enable) shuts down both regulators, reducing the input current to 1 μA at TJ = 25°C.

The device is enabled when the EN\ pin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the VSENSE1 and VSENSE2 pins respectively.

The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, VOUT2 turns on first and VOUT1 remains off until VOUT2 reaches approximately 83% of its regulated output voltage. At that time VOUT1 is turned on. If VOUT2 is pulled below 83% (i.e. overload condition) of its regulated voltage, VOUT1 will be turned off. Pulling the SEQ terminal low reverses the power-up order and VOUT1 is turned on first. The SEQ pin is connected to an internal pullup current source.

For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).

The PG1 pin reports the voltage conditions at VOUT1. The PG1 pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 1.

The TPS70345 features a RESET (SVS, POR, or power on reset). RESET\ is an active low, open drain output and requires a pullup resistor for normal operation. When pulled up, RESET\ goes to a high impedance state (i.e. logic high) after a 120 ms delay when all three of the following conditions are met. First, VIN1 must be above the undervoltage condition. Second, the manual reset (MR)\ pin must be in a high impedance state. Third, VOUT2 must be above approximately 95% of its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected to MR1\ or MR2\. RESET\ can be used to drive power on reset or a low-battery indicator. If RESET\ is not used, it can be left floating.

Internal bias voltages are powered by VIN1 and require 2.7 V for full functionality. Each regulator input has an undervoltage lockout circuit that prevents each output from turning on until the respective input reaches 2.5 V.

特性

  • 受控基線
    • 一個裝配/測試現(xiàn)場,一個制造現(xiàn)場
  • -55°C至125°C的擴(kuò)展溫度性能
  • 增強(qiáng)的減少制造資源(DMS)支持
  • 增強(qiáng)產(chǎn)品更改通知
  • 資格認(rèn)證譜系
  • 分離電源應(yīng)用的雙輸出電壓
  • DSP應(yīng)用的可選擇上電排序(參見TPS704xx以實(shí)現(xiàn)每個輸出的獨(dú)立使能)
  • 穩(wěn)壓器1上的1 A輸出電流范圍和穩(wěn)壓器2上的2 A
  • 快速瞬態(tài)響應(yīng)
  • 3.3 V /1.2 V輸出電壓
  • 開漏直流復(fù)位,延遲時(shí)間為120 ms
  • 開路漏極電源良好,適用于穩(wěn)壓器1 < /li>
  • 超低185μA(典型值)靜態(tài)電流
  • 待機(jī)時(shí)2μA輸入電流
  • 低噪聲:78μV RMS 無旁路電容
  • 快速輸出C.電容器放電功能
  • 兩個手動復(fù)位輸入
  • 負(fù)載和溫度的2%精度
  • 欠壓鎖定(UVLO)功能
  • 24-引腳PowerPAD ?? TSSOP封裝
  • 熱關(guān)斷保護(hù)

PowerPAD是德州儀器的商標(biāo)。

符合JEDEC和行業(yè)標(biāo)準(zhǔn)的元件認(rèn)證,確保在擴(kuò)展溫度范圍內(nèi)可靠運(yùn)行。這包括但不限于高加速應(yīng)力測試(HAST)或偏壓85/85,溫度循環(huán),高壓釜或無偏HAST,電遷移,鍵合金屬間壽命和模塑化合物壽命。此類鑒定測試不應(yīng)被視為超出規(guī)定的性能和環(huán)境限制使用該組件的合理性。

參數(shù) 與其它產(chǎn)品相比?線性穩(wěn)壓器 (LDOs)

?
Output Options
Iout (Max) (A)
Vin (Max) (V)
Vin (Min) (V)
Vout (Max) (V)
Vout (Min) (V)
Fixed Output Options (V)
Package Group
Operating Temperature Range (C)
Noise (uVrms)
Rating
Output Capacitor Type
PSRR @ 100KHz (dB)
Accuracy (%)
Vdo (Typ) (mV)
Iq (Typ) (mA)
Package Size: mm2:W x L (PKG)
TPS70345-EP
Fixed Output ? ?
1 ? ?
6 ? ?
2.7 ? ?
3.3 ? ?
3.3 ? ?
3.3
1.2 ? ?
HTSSOP ? ?
-55 to 125 ? ?
78 ? ?
HiRel Enhanced Product ? ?
Ceramic
Non-Ceramic ? ?
22 ? ?
2 ? ?
160 ? ?
0.18 ? ?
24HTSSOP: 50 mm2: 6.4 x 7.8(HTSSOP) ? ?