女人自慰AV免费观看内涵网,日韩国产剧情在线观看网址,神马电影网特片网,最新一级电影欧美,在线观看亚洲欧美日韩,黄色视频在线播放免费观看,ABO涨奶期羡澄,第一导航fulione,美女主播操b

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內(nèi)不再提示

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

電子工程師 ? 作者:工程師陳翠 ? 2018-06-17 18:06 ? 次閱讀

Microsemi公司的PolarFire FPGA是第五代非易失FPGA器件,采用最新的28nm非易失工藝技術,具有中等密度和最低功耗,集成了最低功耗的FPGA架構,最低功耗的12.7Gbps收發(fā)器,內(nèi)置低功耗雙路PCI Express Gen2 (EP/RP),以及可選擇數(shù)據(jù)安全器件和集成低功耗加密協(xié)處理器。多達481K邏輯單元,工作電壓1.0V-1.05V,工作溫度商用(0℃- 100℃),工業(yè)用(-40℃ - 100℃)主要用在通信,工業(yè),航空航天和國防市場。本文介紹了PolarFire FPGA主要特性,低功耗特性,可靠特性和安全特性,框圖,以及PolarFire FPGA評估板硬件特性,框圖,電路圖和元件表以及PCB元件布局圖。

PolarFire? FPGAs are the fifth-generation family of non-volatile FPGA devices from Microsemi, built onstate-of-the-art 28nm non-volatile process technology. Cost-optimized PolarFire FPGAs deliver thelowest power at mid-range densities. PolarFire FPGAs lower the cost of mid-range FPGAs by integratingthe industry’s lowest power FPGA fabric, lowest power 12.7 Gbps transceiver lane, built-in low powerdual PCI Express Gen2 (EP/RP), and, on select data security (S) devices, an integrated low-power cryptoco-processor. PolarFire FPGAs can operate at 1.0 V and 1.05 V, offering the end user the ability to tradeoff power and performance to match the application requirements.This document describes the features of PolarFire FPGA extended commercial (0℃ to 100℃) andindustrial (–40℃ to 100℃) device offerings.

PolarFire FPGA主要特性:

Up to 481K logic elements consisting of a 4-input look-up table (LUT) with a fractureable D-type flipflop20 Kb dual- or two-port large static random access memory (LSRAM) block with built-in single errorcorrect double error detect (SECDED)

64 × 12 two-port μRAM block implemented as an array of latches

18 × 18 math block with a pre-adder, a 48-bit accumulator, and an optional 16 deep x 18 coefficientROM

Built-in μPROM, modifiable at program time, readable at run time for user data storage

High-speed serial connectivity with built-in multi-gigabit multi-protocol transceivers from 250 Mbpsto 12.7 Gbps

Integrated dual PCIe for up to ×4 Gen2 endpoint (EP) and root port (RP) designs

High-speed I/O (HSIO) supporting up to 1600 Mbps DDR4, 1333 Mbps DDR3L, and 1333 Mbps

LPDDR3/DDR3 memories with integrated I/O digital

General purpose I/O (GPIO) supporting 3.3 V, built-in CDR for serial gigabit Ethernet, 1067 Mbps

DDR3, and 1250 Mbps LVDS I/O speed with integrated I/O digital logic

Low-power phase-locked loops (PLLs) and delay-locked loops (DLLs) for high precision and low-jitterV and 1.05 V operating modes

PolarFire FPGA低功耗特性:

Low device static power

Low inrush current

Low power transceivers

Unique Flash*Freeze (F*F) mode

PolarFire FPGA可靠特性:

FPGA configuration cells single event upset (SEU) immune

Built-in SECDED and memory interleaving on LSRAMs

System controller suspend mode for safety-critical designs

PolarFire FPGA安全特性:

Cryptography Research Incorporated (CRI)-patented differential power analysis (DPA) bitstreamprotection

Integrated physically unclonable function (PUF)

56 KBytes of secure non-volatile memory (sNVM)

Built-in tamper detectors and countermeasures

Digest integrity check for FPGA, μPROM, and sNVM

Data security features in S devices—true random number generator, integrated Athena TeraFire

EXP5200B Crypto Coprocessor, suite B capable, and CRI DPA countermeasure pass-through license

Libero? SoCPolarFire FPGA Toolset

Complete FPGA and embedded software development environment

Includes Synplify Pro synthesis and Mentor ModelSim ME simulation

圖1.PolarFire FPGA框圖

PolarFire FPGA評估板

Microsemi’sPolarFire Evaluation Kit offers high-performance evaluation across a broad class of applications. This kit is ideally suited for high-speed transceiver evaluation, 10Gb Ethernet, IEEE1588, JESD204B, SyncE, CPRI and more. The kit connections include a high pin count (HPC) FPGA mezzanine card (FMC), numerous SMAs, PCIe, Dual Gigabit Ethernet RJ45, SFP+ and USB. A 300K logic element (LE) PolarFire FPGA with DDR4, DDR3 and SPI-flash allow a broad class of high-performance designs to be developed.

PolarFire FPGA評估板硬件特性:

300K LE PolarFire FPGA in an FCG1152 Package (MPF300TS-1FCG1152EES)

HPC FMC Connector

1x SFP+ Cage

IEEE1588 PLL

SMA connectors for testing of full-duplex 12.7Gbps SERDES channel

4GB DDR4 x32 and 2GB DDR3 x16

PCI Express (x4) Edge Connector

2 x RJ45 for 10/100/1000 Ethernet using SGMII on GPIO

Dual 10/100/1000BASE-T PHY (VSC8575) for SyncE and 1588 application

SATA Interface

Power Management Unit for 1 or 1.05v PolarFire FPGA core voltage

USB to UART Interface

Embedded programming and debugging using SPI and JTAG

On-board Power Monitoring

2 x 1Gb SPI Flash Memory

The MicrosemiPolarFire? FPGA Evaluation Kit (MPF300-EVAL-KIT), which is RoHS-compliant,enables you to evaluate the PolarFire family of FPGAs with support for the following interfaces:

? PCI Express Gen1 and Gen2

? 1 GbE

? DDR3 and DDR4 memory

? FMC HPC with 8 Transceiver lanes

? 1 Full-Duplex Transceiver SMAs

? SFP+ Cage

? UART Interface to FTDI device

? SPI Interface to SPI Flash device

PolarFire FPGA評估板包括:

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖2.PolarFire FPGA評估板框圖

PolarFire FPGA評估板主要特性:

The PolarFire Evaluation Board features the PolarFire MPF300TS-1FCG1152I FPGA. The device hasthe following capabilities:

? 20 Kb dual-port or two-port large static random access memory (LSRAM) block with a built-in singleerror correct double error detect (SECDED)

? 64 × 12 two-port μSRAM block implemented as an array of latches

? 18 × 18 Multiply Accumulate (MACC) block with a pre-adder, a 48-bit accumulator, and an optional16 deep × 18 coefficient RO

? Built-in μPROM, modifiable at program time, readable at run time for user data storage

? Digest integrity check for FPGA, μPROM, and sNVM

? Low-power features:

? Low device static power

? Low inrush current

? Low power transceivers

? Unique Flash*Freeze (F*F) mode

? High-performance communication interfaces

The PolarFire Evaluation Board has several standard interfaces, including:

? VSC8575 with two RJ45 connector for 101001000 Mbps Ethernet

? 8 Full-Duplex Transceiver lanes connected through FMC connector

? FMC HPC connector

? DDR3 memory

? DDR4 memory

? Power Sequence and monitor chip

? x4 Lane PCIe Edge connector

? SFP+ connector

? Two SPI Flash devices

圖3.PolarFire FPGA評估板外形圖

圖4.PolarFire FPGA評估板電路圖(1)

圖5.PolarFire FPGA評估板電路圖(2)

圖6.PolarFire FPGA評估板電路圖(3)

圖7.PolarFire FPGA評估板電路圖(4)

圖8.PolarFire FPGA評估板電路圖(5)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖9.PolarFire FPGA評估板電路圖(6)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖10.PolarFire FPGA評估板電路圖(7)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖11.PolarFire FPGA評估板電路圖(8)

圖12.PolarFire FPGA評估板電路圖(9)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖13.PolarFire FPGA評估板電路圖(10)

圖14.PolarFire FPGA評估板電路圖(11)

圖15.PolarFire FPGA評估板電路圖(12)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖16.PolarFire FPGA評估板電路圖(13)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖17.PolarFire FPGA評估板電路圖(14)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖18.PolarFire FPGA評估板電路圖(15)

圖19.PolarFire FPGA評估板電路圖(16)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖20.PolarFire FPGA評估板電路圖(17)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖21.PolarFire FPGA評估板電路圖(18)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖22.PolarFire FPGA評估板電路圖(19)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖23.PolarFire FPGA評估板電路圖(20)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖24.PolarFire FPGA評估板電路圖(21)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖25.PolarFire FPGA評估板電路圖(22)

圖26.PolarFire FPGA評估板電路圖(23)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖27.PolarFire FPGA評估板電路圖(24)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖28.PolarFire FPGA評估板電路圖(25)

圖29.PolarFire FPGA評估板電路圖(26)

圖30.PolarFire FPGA評估板電路圖(27)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖31.PolarFire FPGA評估板電路圖(28)

圖32.PolarFire FPGA評估板電路圖(29)

Microsemi低功耗PolarFire FPGA開發(fā)方案詳解

圖33.PolarFire FPGA評估板電路圖(30)

圖34.PolarFire FPGA評估板電路圖(31)

圖35.PolarFire FPGA評估板電路圖(32)

圖36.PolarFire FPGA評估板電路圖(33)

圖37.PolarFire FPGA評估板電路圖(34)

圖38.PolarFire FPGA評估板電路圖(35)

圖39.PolarFire FPGA評估板電路圖(36)

圖40.PolarFire FPGA評估板電路圖(37)

圖41.PolarFire FPGA評估板電路圖(38)

圖42.PolarFire FPGA評估板電路圖(39)

圖43.PolarFire FPGA評估板電路圖(40)

圖44.PolarFire FPGA評估板電路圖(41)

PolarFire FPGA評估板材料元件表:

圖45.PolarFire FPGA評估板PCB元件布局圖(頂層)

圖46.PolarFire FPGA評估板PCB元件布局圖(底層)

聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權轉(zhuǎn)載。文章觀點僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場。文章及其配圖僅供工程師學習之用,如有內(nèi)容侵權或者其他違規(guī)問題,請聯(lián)系本站處理。 舉報投訴
  • FPGA
    +關注

    關注

    1643

    文章

    21954

    瀏覽量

    613986
收藏 人收藏

    評論

    相關推薦
    熱點推薦

    美高森美的成本優(yōu)化低功耗中等規(guī)模PolarFire FPGA器件 現(xiàn)可與Analog Devices的AD9371 寬帶RF收發(fā)器互操作

    ,集成合成器和數(shù)字信號處理功能,考慮使用這款器件的客戶能夠使用美高森美的PolarFire FPGA來連接并與JESD204B互操作,同時獲得超越競爭器件的更低功耗實施方案。
    發(fā)表于 09-15 10:14 ?1601次閱讀

    美高森美PolarFire FPGA器件榮獲《今日電子》和21ic.com頒發(fā) “2017年度產(chǎn)品獎”

     致力于在功耗、安全、可靠性和性能方面提供差異化的領先半導體技術方案供應商美高森美公司(Microsemi Corporation,紐約納斯達克交易所代號:MSCC)宣布其成本優(yōu)化最低功耗
    的頭像 發(fā)表于 04-03 10:40 ?1.3w次閱讀

    Microsemi PolarFire FPGA視頻與成像套件在貿(mào)澤開售

    Microsemi PolarFire FPGA視頻和成像套件配備帶有板載PolarFire FPGA
    發(fā)表于 11-08 11:23 ?1216次閱讀

    Microchip發(fā)布業(yè)界首款基于 RISC-V 指令集架構的 SoC FPGA 開發(fā)工具包

    ,Microchip Technology Inc.(美國微芯科技公司)宣布推出業(yè)界首款基于 RISC-V 的 SoC FPGA 開發(fā)工具包。這款名為 Icicle 的開發(fā)工具包專為業(yè)界領先的
    發(fā)表于 09-25 11:39

    首款基于 RISC-V 指令集架構的 SoC FPGA 開發(fā)工具包

    Inc.(美國微芯科技公司)宣布推出業(yè)界首款基于 RISC-V 的SoC FPGA開發(fā)工具包。這款名為Icicle 的開發(fā)工具包專為業(yè)界領先的低功耗、低成本、基于 RISC-V 的
    發(fā)表于 03-09 19:48

    Microchip FPGA 和基于 SoC 的 RISC-V 生態(tài)系統(tǒng)簡介

    產(chǎn)品組合成為業(yè)內(nèi)最靈活的產(chǎn)品組合之一。硬核 CPU 實現(xiàn)的能效和 PolarFire FPGA 架構固有的低功耗特性確保 Microchip Technology RISC-V 解決方案
    發(fā)表于 09-07 17:59

    FPGA架構的功耗及影響功耗的用戶選擇方案

      本文將介紹FPGA功耗、流行的低功耗功能件以及影響功耗的用戶選擇方案,并探討近期的低功耗
    發(fā)表于 08-27 10:57 ?1932次閱讀
    <b class='flag-5'>FPGA</b>架構的<b class='flag-5'>功耗</b>及影響<b class='flag-5'>功耗</b>的用戶選擇<b class='flag-5'>方案</b>

    美高森美和Tamba合作開發(fā)新型PolarFire器件 提供基于低功耗FPGA的業(yè)界領先10G以太網(wǎng)解決方案

    商Tamba Networks今天宣布聯(lián)手合作,在美高森美新的成本優(yōu)化、低功耗、中等規(guī)模PolarFire?可編程邏輯器件(FPGA)中使用Tamba Networks的以太網(wǎng)媒體訪問控制器(MAC),提供基于
    發(fā)表于 07-28 15:38 ?1572次閱讀

    Microsemi 基于閃存FPGA架構低功耗SmartFusion2 SoC FPGA開發(fā)方案

    Microsemi公司的SmartFusion2 SoC FPGA低功耗FPGA器件,集成了第四代基于閃存FPGA架構,166MHz AR
    發(fā)表于 05-14 14:20 ?8028次閱讀
    <b class='flag-5'>Microsemi</b> 基于閃存<b class='flag-5'>FPGA</b>架構<b class='flag-5'>低功耗</b>SmartFusion2 SoC <b class='flag-5'>FPGA</b><b class='flag-5'>開發(fā)</b><b class='flag-5'>方案</b>

    Microsemi PolarFire FPGA相比基于SRAM的FPGA 耗電量最高可降低50%

    貿(mào)澤電子 (Mouser Electronics) 即日起備貨 MicrosemiPolarFire?現(xiàn)場可編程門陣列 (FPGA)。此款基于閃存的中密度PolarFire
    發(fā)表于 01-19 10:34 ?2077次閱讀

    Microsemi Cortex-M1 IGLOO系列開發(fā)方案

    關鍵詞:Cortex-M1 , IGLOO , Microsemi Microsemi公司的Actel IGLOO低功耗全特性閃存FPGA能滿足當今手提設備所需求的
    發(fā)表于 02-13 17:50 ?985次閱讀

    什么是低功耗,對FPGA低功耗設計的介紹

    功耗是各大設計不可繞過的話題,在各大設計中,我們應當追求低功耗。為增進大家對低功耗的認識,本文將對FPGA低功耗設計予以介紹。如果你對
    的頭像 發(fā)表于 10-28 15:02 ?3288次閱讀

    還在了解什么是低功耗?FPGA低功耗設計詳解

    功耗是各大設計不可繞過的話題,在各大設計中,我們應當追求低功耗。為增進大家對低功耗的認識,本文將對FPGA低功耗設計予以介紹。如果你對
    的頭像 發(fā)表于 10-26 18:51 ?3104次閱讀

    FPGA功耗的詳細介紹讓你實現(xiàn)FPGA低功耗設計

    功耗是我們關注的設計焦點之一,優(yōu)秀的器件設計往往具備低功耗特點。在前兩篇文章中,小編對基于Freez技術的低功耗設計以及FPGA低功耗設計有
    發(fā)表于 02-14 17:50 ?6825次閱讀

    Microchip推出針對智能邊緣設計的PolarFire FPGA和SoC解決方案堆棧

    Microchip推出針對智能邊緣設計的定制PolarFire FPGA和SoC解決方案堆棧,以加快開發(fā)速度,同時推動FPGA的采用。 為了
    的頭像 發(fā)表于 10-26 18:09 ?1795次閱讀