資料介紹
xapp266代碼,xapp266源代碼
? src/
??? addr_cntrl.v????? - Address Controller
??? clk_dcm.v???????? - Clock DCM logic
??? controller.v????? - Main FCRAM controller logic
??? data_path.v?????? - Data path
??? data_strobe.v???? - Data strobe generation
??? define.v????????? - System parameters
??? fcram_cntrl.v???? - FCRAM top level
??? refresh_cntrl.v?? - Refresh controller
??? top.v???????????? - Instantiates FCRAM top level and user interface
??? user_application/
????? user_int_func.v - Passes all signals from the user interface directly
??????????????????????? through to the FCRAM controller. This file may be used
??????????????????????? for functional simulation. This file is not optimzied
??????????????????????? for synthesis, since all the FCRAM top level outputs
??????????????????????? are driven directly to I/O pads.
????? user_int_impl.v - User interface used for sample timing numbers. It
??????????????????????? registers some I/O from the FCRAM top level in order
??????????????????????? to emulate a true user interface. This file will affect
??????????????????????? functional simulation (the added registers will
??????????????????????? affect latencies).
? sim/
??? testbench.v?????? - Sample testbench which performs simple write and
??????????????????????? read commands
??????????????????????? NOTE: Requires FCRAM simulation models. These may be
????????????????????????????? attained from FCRAM vendor.
? xilinx/
??? implement.bat???? - PC implementation script
??? implement.sh????? - UNIX implementation script
??? top.ucf?????????? - Constraints file
? sythesis/
??? fcram.prj???????? - Sample Synplify project
* FAQ
? Q1) Where can I get FCRAM simulation models?
? A1) Xilinx does not provide FCRAM simulation models. These models are
????? available from your FCRAM device vendor.
? Q2) Do any pinout requirements exist?
? A2) Yes. The Application Note "Pinout Constraints for Local Clock
????? Distribution" contains information on correctly choosing pins for
????? the data (DQ) and data strobe (DQS).
????? Additionally, the constraints file (top.ucf) contains sample pinouts
????? for a x16 device. Additionally, at the end of the file there are
????? additional sample pins that could be used to implement a x72 bit
????? interface.
? Q3) What if I need to change the data widths or need to connect to
????? additional devices?
? A3) The Verilog code is parametizable and can be easily modified to fit
????? different memory requirements. See Appendix A for further details.
????? As mentioned in that section, if the controller will interface to
????? multiple devices, it may be required (based on a loading analysis
????? and other signal integrity factors) to duplicate some drivers.
????? FCRAM vendors can provide suggested board layout information.
? Q4) During my simulation, I specify a row and address to be accessed.
????? However, when I look at the address output on ddr_ad, it does not
????? seem to match what I expected?
? A4) This has to do with the data mask function. As described in the
????? Application Note, the data mask is provided to the FCRAM device
????? during every LAL stage. If all transfers are to be accepted, then
????? the data mask is set to "Write All Words".
????? - If BL=2, then the data mask is set to all 0's.
????? - If BL=4, then the data mask for "Write All Words" is "1010". This is
??????? provided during the LAL command on the ddr_ad pins 14-11. Therefore,
??????? if a row of "0000h" was provided, it would show up as "5000h".
? Q5) Why is there an AREA GROUP constraint in the UCF? Do I need this?
? A5) There is a known problem with PAR in placing dual-port LUT rams. The
????? problem in this case can cause the "TS_DQS_2_RCLK" FROM-TO constraint
????? to fail. By placing an area group on the dual-port lut ram (which
????? is contained in the "synch_dqs2clk" module), it simply aids PAR in
????? choosing a location. If timing constraints are met without this
????? constraint, then it is not required.
????? Additionally, if a user changes pinouts, the area group should be
????? moved with the new location.
? Q6) Can I place my DQ and DQS pins on the top or bottom of the device?
? A6) Using the clocking scheme described in the Application Note, no.
????? In order to use the local clock routes, the clock input pad (DQS) and
????? the data loads (DQ) must be placed on the left or right edges of the
????? device. If placement on the top or bottom is required, then another
????? clocking scheme (such as capturing DQ with a phase shifted clock) would
????? have to be used, and the code modified accordingly.
? Q7) PAR and Timing Analysis state that there are timing errors, even though
????? all constraints were met! What is happening?
? A7) The paths that are getting flagged as errors are hold violations which
????? are invalid paths (they are Timing Ignored (TIG) in the constraints
????? file). Look at the timing report for further details. This will be
????? corrected in a future version of the Xilinx tools.
- 安秉信息源代碼圖紙防泄密方案,電路圖紙,源代碼文件
- 課堂演示源代碼匯總下載 0次下載
- 搶答器multutsim12程序源代碼下載 18次下載
- 蘋果ios藍(lán)牙調(diào)試助手工具源代碼下載 7次下載
- DSP載波移相控制C語(yǔ)言源代碼下載 57次下載
- 無(wú)線遙控頻率計(jì)C語(yǔ)言源代碼下載 37次下載
- LED線性陣列顯示源代碼下載 6次下載
- 基于LabVIEW的貪吃蛇游戲源代碼 74次下載
- MATLAB實(shí)現(xiàn)卷積神經(jīng)網(wǎng)絡(luò)CNN的源代碼 16次下載
- matlab應(yīng)用程序及源代碼下載 36次下載
- xapp354 verilog代碼
- xapp353代碼
- xapp349代碼
- xapp333代碼
- xapp134 verilog源代碼
- hex可以轉(zhuǎn)成源代碼么 1139次閱讀
- Python版蚊子大作戰(zhàn)源代碼 1165次閱讀
- Python證件照制作小程序源代碼 3579次閱讀
- Python版超市管理系統(tǒng)源代碼 1765次閱讀
- Python版警察抓小偷游戲源代碼 1773次閱讀
- python日常記賬本源代碼 1386次閱讀
- 任務(wù)調(diào)度開(kāi)源代碼是什么 951次閱讀
- SPI總線驅(qū)動(dòng)的C語(yǔ)言源代碼詳細(xì)概述 7365次閱讀
- C語(yǔ)言的源代碼文件和目標(biāo)文件與可執(zhí)行文件的詳細(xì)介紹 8770次閱讀
- GitHub趨勢(shì)榜榜首:超級(jí)命令行工具Semantic,比較解析源代碼 3251次閱讀
- Xilinx中的xapp1052的詳細(xì)解釋 7340次閱讀
- 74ls266中文資料匯總(74ls266引腳圖及功能_真值表及特性) 9802次閱讀
- 單片機(jī)閃爍燈匯編語(yǔ)言源代碼大全(四款閃爍燈的匯編語(yǔ)言源代碼) 2.5w次閱讀
- 單片機(jī)流水燈匯編語(yǔ)言源代碼大全(六款流水燈匯編語(yǔ)言源代碼) 5.5w次閱讀
- C51讀寫(xiě)AT24C04源代碼及AT24C04測(cè)試程序 1.7w次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費(fèi)下載
- 0.00 MB | 1491次下載 | 免費(fèi)
- 2單片機(jī)典型實(shí)例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實(shí)例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識(shí)別和講解說(shuō)明
- 4.28 MB | 18次下載 | 4 積分
- 5開(kāi)關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費(fèi)
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機(jī)和 SG3525的程控開(kāi)關(guān)電源設(shè)計(jì)
- 0.23 MB | 4次下載 | 免費(fèi)
- 8基于AT89C2051/4051單片機(jī)編程器的實(shí)驗(yàn)
- 0.11 MB | 4次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費(fèi)
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費(fèi)
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費(fèi)
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費(fèi)
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費(fèi)
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費(fèi)
- 8開(kāi)關(guān)電源設(shè)計(jì)實(shí)例指南
- 未知 | 21539次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191183次下載 | 免費(fèi)
- 7十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183277次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138039次下載 | 免費(fèi)
評(píng)論