資料介紹
54LS193/DM54LS193/DM74LS193
Synchronous 4-Bit Up/Down Binary
Counters with Dual Clock
General Description
This circuit is a synchronous up/down 4-bit binary counter.
Synchronous operation is provided by having all flip-flops
clocked simultaneously, so that the outputs change together
when so instructed by the steering logic. This mode of
operation eliminates the output counting spikes normally associated
with asynchronous (ripple-clock) counters.
The outputs of the four master-slave flip-flops are triggered
by a low-to-high level transition of either count (clock) input.
The direction of counting is determined by which count input
is pulsed while the other count input is held high.
The counter is fully programmable; that is, each output may
be preset to either level by entering the desired data at the
inputs while the load input is low. The output will change
independently of the count pulses. This feature allows the
counters to be used as modulo-N dividers by simply modifying
the count length with the preset inputs.
A clear input has been provided which, when taken to a high
level, forces all outputs to the low level; independent of the
count and load inputs. The clear, count, and load inputs are
buffered to lower the drive requirements of clock drivers,
etc., required for long words.
These counters were designed to be cascaded without the
need for external circuitry. Both borrow and carry outputs
are available to cascade both the up and down counting
functions. The borrow output produces a pulse equal in
width to the count down input when the counter underflows.
Similarly, the carry output produces a pulse equal in width to
the count down input when an overflow condition exists.
The counters can then be easily cascaded by feeding the
borrow and carry outputs to the count down and count up
inputs respectively of the succeeding counter.
Synchronous 4-Bit Up/Down Binary
Counters with Dual Clock
General Description
This circuit is a synchronous up/down 4-bit binary counter.
Synchronous operation is provided by having all flip-flops
clocked simultaneously, so that the outputs change together
when so instructed by the steering logic. This mode of
operation eliminates the output counting spikes normally associated
with asynchronous (ripple-clock) counters.
The outputs of the four master-slave flip-flops are triggered
by a low-to-high level transition of either count (clock) input.
The direction of counting is determined by which count input
is pulsed while the other count input is held high.
The counter is fully programmable; that is, each output may
be preset to either level by entering the desired data at the
inputs while the load input is low. The output will change
independently of the count pulses. This feature allows the
counters to be used as modulo-N dividers by simply modifying
the count length with the preset inputs.
A clear input has been provided which, when taken to a high
level, forces all outputs to the low level; independent of the
count and load inputs. The clear, count, and load inputs are
buffered to lower the drive requirements of clock drivers,
etc., required for long words.
These counters were designed to be cascaded without the
need for external circuitry. Both borrow and carry outputs
are available to cascade both the up and down counting
functions. The borrow output produces a pulse equal in
width to the count down input when the counter underflows.
Similarly, the carry output produces a pulse equal in width to
the count down input when an overflow condition exists.
The counters can then be easily cascaded by feeding the
borrow and carry outputs to the count down and count up
inputs respectively of the succeeding counter.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 74LS192/74LS193計數(shù)器數(shù)據(jù)手冊 29次下載
- 74LS193英文手冊 16次下載
- SN74LS193N 5次下載
- HD74LS151 datasheet
- HD74LS03 ic datasheet
- 74LS91/SN74LS91/SN5491 pdf dat
- HD74LS95/HD74LS95B pdf datashe
- 74LS651 pdf datasheet
- 74LS688/74LS682/74LS684/74LS68
- 74LS74 pdf datasheet
- 74LS28 pdf datasheet
- 74HC193 pdf datasheet
- SN7402/SN54LS02/SN74LS02 pdf d
- SN7401/SN5401/SN74LS01 pdf dat
- 74LS193中文資料.pdf
- 74ls112引腳圖及功能詳解 74ls112的功能及原理 32.5w次閱讀
- 74ls595引腳圖及功能_74ls595應用電路 3.9w次閱讀
- 74ls123芯片主要功能是什么?74ls123能用什么代替? 3.6w次閱讀
- 74ls193中文資料匯總(74ls193引腳圖及功能_工作原理及應用電路) 13.1w次閱讀
- 74ls161與74ls163有什么區(qū)別 5.9w次閱讀
- 74ls160和74ls161區(qū)別 12.5w次閱讀
- 74ls147和74ls148有什么區(qū)別 3.4w次閱讀
- 一文看懂74LS112和74LS76的區(qū)別 7.9w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡介 2.8w次閱讀
- 74ls07引腳圖及功能_74ls07工作原理 7.8w次閱讀
- 74ls164內(nèi)部結構及其應用(74ls164引腳圖及功能_工作原理) 10.9w次閱讀
- 74ls245是什么_74ls245使用方法_74ls245的作用是什么 3.7w次閱讀
- 74LS164驅(qū)動數(shù)碼管動態(tài)顯示(74LS164工作條件_電氣特性) 1.5w次閱讀
- 74ls90和74ls290的區(qū)別是什么? 2.6w次閱讀
- 74ls04與74ls08的區(qū)別_74ls04推挽電路原理分析 2w次閱讀
下載排行
本周
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費
- 2PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
- 3.03 MB | 12次下載 | 免費
- 3PC2464具理想二極管的浪涌抑制控制器數(shù)據(jù)手冊
- 4.42 MB | 8次下載 | 免費
- 4PC2466高電壓浪涌抑制器數(shù)據(jù)手冊
- 3.37 MB | 8次下載 | 免費
- 5ssd1306單片 CMOS OLED/PLED 驅(qū)動芯片中文手冊
- 1.66 MB | 5次下載 | 1 積分
- 6PC2596 40V 輸入 150KHz 3A 降壓型電源轉(zhuǎn)換器數(shù)據(jù)手冊
- 2.44 MB | 3次下載 | 免費
- 7松下 rq-sx3隨身聽電路圖資料
- 2.93 MB | 2次下載 | 5 積分
- 8臺式主板DDR5內(nèi)存插槽引腳功能表資料
- 0.17 MB | 2次下載 | 5 積分
本月
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費
- 2三相逆變主電路的原理圖和PCB資料合集免費下載
- 27.35 MB | 111次下載 | 1 積分
- 3運算放大器基本電路中文資料
- 1.30 MB | 16次下載 | 免費
- 4蘋果iphone 11電路原理圖
- 4.98 MB | 12次下載 | 5 積分
- 5PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
- 3.03 MB | 12次下載 | 免費
- 6常用電子元器件介紹
- 3.21 MB | 10次下載 | 免費
- 7PC2464具理想二極管的浪涌抑制控制器數(shù)據(jù)手冊
- 4.42 MB | 8次下載 | 免費
- 8PC2466高電壓浪涌抑制器數(shù)據(jù)手冊
- 3.37 MB | 8次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935130次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191390次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183345次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81591次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73816次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65990次下載 | 10 積分
評論