資料介紹
Low-Density Parity-Check (LDPC) code achieves informa-tion rates close to the Shannon limit by using the iterative decoding algorithm called message-passing algorithm. Some work has been done on designing LDPC decoder in Refs.[2]-[6]. LDPC decoders are composed of a check functional unit (CFU) and a bit functional unit (BFU), where the CFU performs row operations and the BFU performs column opera-
tions. The message-passing algorithm exchanges the messages between the check and bit nodes iteratively.
The requirements to improve the decoding throughput and bit error performance of the LDPC decoder are as follows:(1) The single iterative decoding delay should be reduced by performing the row and column operations in parallel.(2) The number of iterations until the decoding convergence is reached should be reduced by improving the message-passing efficiency. The requirements (1) and (2) depend on the design point of view, (3) the message-passing schedule should not partition the memory into a large number of memory banks messagesince presence of a large number of memory banks makes layouts of VLSI circuit difficult [7].
tions. The message-passing algorithm exchanges the messages between the check and bit nodes iteratively.
The requirements to improve the decoding throughput and bit error performance of the LDPC decoder are as follows:(1) The single iterative decoding delay should be reduced by performing the row and column operations in parallel.(2) The number of iterations until the decoding convergence is reached should be reduced by improving the message-passing efficiency. The requirements (1) and (2) depend on the design point of view, (3) the message-passing schedule should not partition the memory into a large number of memory banks messagesince presence of a large number of memory banks makes layouts of VLSI circuit difficult [7].
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 089-國外技術干貨:facebook_architecture
- LSI LogicDomino[X]TM架構詳解 23次下載
- A New FPGA/DSP-Based Parallel
- A DSP Architecture for High-Sp
- Herarchical watermarking fo pr
- Which ADC Architecture Is Righ
- ARM Architecture Reference Manual
- 最新LDPC譯碼器結構論文合集 0次下載
- Algorithms and Parallel VLSI A 0次下載
- ISA System Architecture 0次下載
- USB System Architecture (USB 2
- ByteBlasterMV Parallel Port Do
- LSI53C1020 pdf datasheet
- PCI ExpressTM Architecture
- ARM Architecture Reference Man
- 如何使用MATLAB和MATLAB Parallel Server擴展整車仿真呢? 1241次閱讀
- 電子電氣架構正向開發(fā)流程介紹 2183次閱讀
- STM32中這些常見又實用的英文縮寫和詞匯 5451次閱讀
- 基于DTV/STB的數(shù)字電視前端解調器LSI系列 2414次閱讀
- 寬禁帶器件和仿真環(huán)境介紹 1582次閱讀
- 在貼片加工廠中有哪些安全防護需要了解 1408次閱讀
- 復合放大器實現(xiàn)高精度的高輸出驅動能力 獲得最佳的性能 1712次閱讀
- RK3188嵌入式芯片參數(shù)介紹 6311次閱讀
- 用降壓型穩(wěn)壓器或線性穩(wěn)壓器電源時值來會為負載供電 1058次閱讀
- 鋰電池并聯(lián)充電時保護板均衡原理 3.2w次閱讀
- 更小更智能的電機控制器推進HEV/EV市場 1183次閱讀
- STM8L101+si4463低功耗喚醒設置 5020次閱讀
- 淺談Spartan6的5種配置模式 5212次閱讀
- 針對手機的Milbeaut圖像信號處理LSI芯片 4214次閱讀
- LSI DSP的多種型號介紹 1671次閱讀
下載排行
本周
- 1DC電源插座圖紙
- 0.67 MB | 2次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發(fā)指南
- 1.51MB | 2次下載 | 免費
- 3AN148 GD32VW553射頻硬件開發(fā)指南
- 2.07MB | 1次下載 | 免費
- 4AN111-LTC3219用戶指南
- 84.32KB | 次下載 | 免費
- 5AN153-用于電源系統(tǒng)管理的Linduino
- 1.38MB | 次下載 | 免費
- 6AN-283: Σ-Δ型ADC和DAC[中文版]
- 677.86KB | 次下載 | 免費
- 7SM2018E 支持可控硅調光線性恒流控制芯片
- 402.24 KB | 次下載 | 免費
- 8AN-1308: 電流檢測放大器共模階躍響應
- 545.42KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機智能手環(huán)心率計步器體溫顯示設計
- 0.10 MB | 130次下載 | 免費
- 4使用單片機實現(xiàn)七人表決器的程序和仿真資料免費下載
- 2.96 MB | 44次下載 | 免費
- 53314A函數(shù)發(fā)生器維修手冊
- 16.30 MB | 31次下載 | 免費
- 6美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 7如何正確測試電源的紋波
- 0.36 MB | 17次下載 | 免費
- 8感應筆電路圖
- 0.06 MB | 10次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論