資料介紹
The fast trend towards digital processing of analogue signals in an increased number of application fields has stimulated significant research efforts in the area of data converters implemented in CMOS technologies. High-speed high-resolution Analogue-to-Digital Converters (ADCs) are required in the front-end receive paths of many modern communication systems. For input signal bandwidths larger than a few MHz, self-calibrated pipelined solutions show speed and power advantages when compared to other architectures.
The work reported in this Book comprises two major research areas in
the field of high-speed self-calibrated pipelined ADCs. The first area covers
the study and the successful implementation of a novel analogue selfcalibration
technique required to extend the limited linearity of front-end stages in pipelined Analogue-to-Digital (A/D) converters, since component fabrication accuracy is limited and rarely stable or well characterised during the useful life of any process. The second area comprises the development of a systematic design methodology for the optimisation of high-speed selfcalibrated pipelined A/D converters that takes into account physical limitations for practical integrated circuit implementations, including thermal noise and component matching accuracy. It is demonstrated that multi-bit, rather than single-bit resolution-per-stage architectures have to be considered for optimising the resulting silicon area and power dissipation.
Several practical realisations with consistent measured results clearly
assess the feasibility of the proposed self-calibration technique, validate the
main theoretical findings and demonstrate the attractiveness in terms of
power dissipation and reduced die area of the established design methodology.
This book is organised in seven Chapters. In the first one, the
introduction, the motivation that has originated this research work is
presented and the main original goals are also pointed out.
In the second Chapter an important set of widely used performance
parameters for Nyquist ADCs is presented. The main sources of errors and
non-idealities in pipelined ADCs are described next. For a better
understanding of the fundamental limits of this type of architecture as well
as solutions commonly used to overcome these limitations are also addressed
in this Chapter. Finally, at the end of Chapter two, existing relevant works in
pipelined A/D converters are listed and compared in terms of performance
versus power dissipation and occupied silicon area by means of commonly
used figures of merit.
The third Chapter describes an efficient analogue code-by-code selfcalibration
technique to extend the linearity of critical front-end stages of
pipelined A/D converters. In order to prove the feasibility of the proposed
technique, a prototype was designed and fabricated in a current CMOS
technology. Measured results have shown levels of accuracy compatible
with 14 bits of resolution, while allowing input signal bandwidths in the
MHz range. At the end of the Chapter, computer behavioural simulations of
a complete model of a high-resolution pipelined ADC are given to
demonstrate the correct operation as well as the benefits of the proposed
technique.
In the fourth Chapter a systematic design methodology for the optimisation of high-speed pipelined self-calibrated A/D converters is presented. High-speed pipelined analogue-digital converters have been previously considered using optimum 1-bit per stage architectures that typically can attain untrimmed resolution of up to 10 bits. In this Chapter it
is demonstrated that multi-bit, rather than single-bit resolution per stage
architectures have to be considered for optimising the resulting area and
power dissipation whilst minimising stringent requirements of the constituent building blocks. Such optimisation is achieved through a systematic design process that takes into account physical limitations for practical integrated circuit implementation, including thermal noise and component matching accuracy. The impact of the selected pipelined configuration in the self-calibration requirements as well as in the practical feasibility of the active components is analysed. A design example is presented to consolidate the relevant conclusions.
Chapter five presents the design of a complete 14-bit 5MS/s CMOS pipelined A/D converter with an architecture tailored accordingly to the systematic methodology described in Chapter four. This implementation uses the self-calibration technique presented in Chapter three and explores the concept of background calibration. All issues related to the design of the building blocks, testing modes and system level simulations are addressed also in this Chapter.
In Chapter six two practical realisations of CMOS pipelined A/D converters are described, together with the corresponding experimental results. In particular, an integrated 14-bit 5 MS/s background self-calibrated pipelined ADC with low power dissipation and low area is fully described.
Furthermore, layout considerations as well as details of the design of the
measurement setup are also presented.
Finally, Chapter seven draws the relevant conclusions of this book and
proposes new directions for future work.
- ADS900高速流水線模數轉換器(ADC)數據表
- ADS930高速流水線模數轉換器(ADC)數據表
- ADS901高速流水線模數轉換器數據表
- ADS5421流水線式模數轉換器(ADC)數據表
- ADS5413 CMOS流水線模數轉換器(ADC)數據表
- ADS5237流水線式模數轉換器(ADC)數據表
- ADS828流水線式CMOS模數轉換器數據表
- ADS805流水線模數轉換器ADC數據表
- ADS822和ADS825流水線型CMOS模數轉換器(ADC)數據表
- ADS5422流水線式模數轉換器(ADC)數據表
- 12bit200MSPS時間交織流水線ADC研究與設計
- PIC32系列中文參考手冊— 第18章 12位流水線型模數轉換器(ADC)
- 一種基于40nmCMOS工藝12位60MHz流水線模數轉換器 3次下載
- MAX1200中文資料,pdf (流水線結構的模數轉換器)
- 流水線型模數轉換器MAX1200及其與DSP的接口
- 模數轉換器的技術參數詳解 1497次閱讀
- 模數轉換器的工作原理、分類及應用 1472次閱讀
- 新版本Jenkins推薦使用聲明式流水線 709次閱讀
- 一個典型的流水線設計 1430次閱讀
- 采用28納米CMOS技術的12-b 10-GS/s交錯式流水線ADC 2450次閱讀
- CPU流水線優缺點 4483次閱讀
- FPGA中流水線的原因和方式 6190次閱讀
- 什么是流水線ADC_流水線結構ADC工作原理圖 2.6w次閱讀
- 模數轉換器分類_模數轉換器選型 5884次閱讀
- 如何降低模數轉換器的性能 4150次閱讀
- 淺談GPU的渲染流水線實現 3842次閱讀
- 一文讀懂處理器流水線 2.2w次閱讀
- 關于高速ADC模數轉換器精度問題 9706次閱讀
- 模數轉換器的工作原理與分類特點詳解 4859次閱讀
- 小白必看:模數轉換器應用典型電路設計詳細解析 2.2w次閱讀
下載排行
本周
- 1DC電源插座圖紙
- 0.67 MB | 2次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發指南
- 1.51MB | 2次下載 | 免費
- 3AN148 GD32VW553射頻硬件開發指南
- 2.07MB | 1次下載 | 免費
- 4AN111-LTC3219用戶指南
- 84.32KB | 次下載 | 免費
- 5AN153-用于電源系統管理的Linduino
- 1.38MB | 次下載 | 免費
- 6AN-283: Σ-Δ型ADC和DAC[中文版]
- 677.86KB | 次下載 | 免費
- 7SM2018E 支持可控硅調光線性恒流控制芯片
- 402.24 KB | 次下載 | 免費
- 8AN-1308: 電流檢測放大器共模階躍響應
- 545.42KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機智能手環心率計步器體溫顯示設計
- 0.10 MB | 130次下載 | 免費
- 4使用單片機實現七人表決器的程序和仿真資料免費下載
- 2.96 MB | 44次下載 | 免費
- 53314A函數發生器維修手冊
- 16.30 MB | 31次下載 | 免費
- 6美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 7如何正確測試電源的紋波
- 0.36 MB | 17次下載 | 免費
- 8感應筆電路圖
- 0.06 MB | 10次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論